Contention-conscious transaction ordering in multiprocessor DSP systems
Title | Contention-conscious transaction ordering in multiprocessor DSP systems |
Publication Type | Journal Articles |
Year of Publication | 2006 |
Authors | Khandelia M, Bambha NK, Bhattacharyya SS |
Journal | IEEE Transactions on Signal Processing |
Volume | 54 |
Issue | 2 |
Pagination | 556 - 569 |
Date Published | 2006/02// |
ISBN Number | 1053-587X |
Keywords | contention-conscious transaction ordering, Costs, data flow graphs, Dataflow, Delay, Digital signal processing, digital signal processing chips, Embedded system, graph-theoretic analysis, Instruments, Internet telephony, interprocessor communication, iterative dataflow graphs, iterative methods, Message passing, multiprocessor, multiprocessor DSP systems, NP-complete problem, Processor scheduling, scheduling, Signal processing, synchronization, Throughput |
Abstract | This paper explores the problem of efficiently ordering interprocessor communication (IPC) operations in statically scheduled multiprocessors for iterative dataflow graphs. In most digital signal processing (DSP) applications, the throughput of the system is significantly affected by communication costs. By explicitly modeling these costs within an effective graph-theoretic analysis framework, we show that ordered transaction schedules can significantly outperform self-timed schedules even when synchronization costs are low. However, we also show that when communication latencies are nonnegligible, finding an optimal transaction order given a static schedule is an NP-complete problem, and that this intractability holds both under iterative and noniterative execution. We develop new heuristics for finding efficient transaction orders, and perform an extensive experimental comparison to gauge the performance of these heuristics. |
DOI | 10.1109/TSP.2005.861074 |