Topological Patterns for Scalable Representation and Analysis of Dataflow Graphs
Title | Topological Patterns for Scalable Representation and Analysis of Dataflow Graphs |
Publication Type | Journal Articles |
Year of Publication | 2011 |
Authors | Sane N, Kee H, Seetharaman G, Bhattacharyya SS |
Journal | Journal of Signal Processing Systems |
Volume | 65 |
Issue | 2 |
Pagination | 229 - 244 |
Date Published | 2011 |
ISBN Number | 1939-8018, 1939-8115 |
Keywords | Circuits and Systems, Computer Imaging, Vision, Pattern Recognition and Graphics, Dataflow graphs, Electrical Engineering, High-level languages, Image Processing and Computer Vision, model-based design, pattern recognition, Signal processing systems, Signal, Image and Speech Processing, Topological patterns |
Abstract | Tools for designing signal processing systems with their semantic foundation in dataflow modeling often use high-level graphical user interfaces (GUIs) or text based languages that allow specifying applications as directed graphs. Such graphical representations serve as an initial reference point for further analysis and optimizations that lead to platform-specific implementations. For large-scale applications, the underlying graphs often consist of smaller substructures that repeat multiple times. To enable more concise representation and direct analysis of such substructures in the context of high level DSP specification languages and design tools, we develop the modeling concept of topological patterns, and propose ways for supporting this concept in a high-level language. We augment the dataflow interchange format (DIF) language—a language for specifying DSP-oriented dataflow graphs—with constructs for supporting topological patterns, and we show how topological patterns can be effective in various aspects of embedded signal processing design flows using specific application examples. |
URL | http://link.springer.com/article/10.1007/s11265-011-0610-1 |
Short Title | J Sign Process Syst |